DEPARTMENT OF
ELECTRONICS AND COMMUNICATION ENGINEERING
1
SUBJECT: CMOS VLSI DESIGN
III BTECH II SEM ECE
By
Y.Pradeep
Associate Professor
UNIT I
Lecture-12 : BICMOS inverter
Latch-up in CMOS ckts
2
CMOS technology Bipolar technology
 Low static power dissipation  High power dissipation
 High input impedance
 (low drive current)
 Low input impedance
 (high drive current)
 Scalable threshold voltage  Low voltage swing logic
 High noise margin  Low noise margin
 High packing density  Low packing density
 High delay sensitivity to load  Low delay sensitivity to load
 Low output drive current  High output drive current
 Low Km (gm a V;n)  High Km (gm a evin)
 Bidirectional capability
 (drain_ and source are
interchangeable)
 Essentially unidirectional
 • A near ideal switching device  • High f, at low currents
3
BiCMOS (Bipolar CMOS) is a semiconductor technology that
combines bipolar and CMOS transistors into a single integrated
circuit. This technology combines the best features of both
technologies.
Benefits of BiCMOS
1.Speed: BiCMOS offers better speed than CMOS.
2.Power dissipation: BiCMOS has lower power dissipation
than bipolar, which makes it easier to design boards and
packages.
3.Design flexibility: BiCMOS has more design flexibility than
CMOS, which can lead to faster design cycles.
4.Analog performance: BiCMOS offers high performance
analog.
5.I/O speed: BiCMOS offers improved I/O speed.
 Wireless base stations,
 Optical transceivers
 Wireless terminals,
 Automotive radars,
 Instrumentation solutions,
 Static RAMs,
 Gate arrays,
 Microprocessors
4
5
BICMOS inverter
6
BICMOS inverter contd…
• T1,T2 drives the o/p load.
• CL is charged towards
5v-VBE of T2.
• CL is charged towards 0v.














ON
T
ON
T
OFF
T
OFF
T
Vin
2
4
1
3
,
0















OFF
T
OFF
T
ON
T
ON
T
5V,
V
2
4
1
3
in
7
n-substrate
p+ n+ n+ n+
p+
p+
n-well
p-substrate
Vss
VDD
Vout
Vin
Rwell
Vsub
Rsub
Vwell
Transient
Current
flow
Latch-up – Generation of low impedance path between VDD and VSS
due to the interaction of parasitic ‘pnp’ and ‘npn’ BJT’s.
8
VDD
Rsub
Rwell
Vsub
Vwell
9
Latch-up in CMOS ckts
• Latch-up – Generation of low impedance path
between VDD and VSS due to the interaction of
parasitic ‘pnp’ and ‘npn’ BJT’s.
• This is due to the transient current flow through the
substrate when
(i) Power up.
(ii) External voltages are applied.
10
Latch-up in CMOS ckts contd…
• Due to the transient current flow Vsub will raise which
turns ‘ON’ the ‘npn’ transistor.
• When ‘npn’ is ‘ON’ it pulls the current through the Rwell
and lowers the Vwell value which turns ‘ON’ the ‘pnp’.
VDD
Rsub
Rwell
Vsub
Vwell
11
Latch-up in CMOS ckts contd…
• A +ve feedback is established causing a large current flow
between VSS & VDD.
• This large current flow continues until the power supply turned
off or the power wires melt.
VDD
Rsub
Rwell
Vsub
Vwell
12
Latch-up prevention
• Use p+ guard rings connected to VSS around
NMOS, n+ guard rings connected to VDD around
PMOS to reduce Rwell, Rsub.
• Place substrate and well contacts as close as
possible to the source connections of MOS
transistors to reduce Rwell, Rsub.
• Reduce the gain of the parasitic transistors.
13
NMOS
CMOS
14

More Related Content

PDF
13_DVD_Latch-up_prevention.pdf
PPTX
Module-2.pptx
PDF
Modified bicmos
PDF
bicmos.pdf
PPT
12BiCMOS Technology.ppt
PDF
Ijetr011811
PPTX
412-BiCMOS Inverter Circuit _20250709_204133_0000.pptx
13_DVD_Latch-up_prevention.pdf
Module-2.pptx
Modified bicmos
bicmos.pdf
12BiCMOS Technology.ppt
Ijetr011811
412-BiCMOS Inverter Circuit _20250709_204133_0000.pptx

Similar to Bicmos inverter-and latchup problem-u1 ppt (20)

PPT
TTL Driving CMOS - Digital Electronic Presentation ALA 2018
PDF
VLSI D PPT.pdf
PPTX
Characteristics of cmos ic series
PPTX
PPT
cmos design and analysis-UNIT1............
PPTX
Bi cmos technology
PDF
Lecture 2 ic fabrication processing & wafer preparation
PDF
IC_Lectures_Updated.pdf
PPT
unit-1 vlsi-CMOS INVERTER ANALYSIS & DESIGN.ppt
PPTX
120190675 - Hamada Hossam El abadla - Appendix A- 10-2-2023.pptx
PPTX
CMOS LOGIC STRUCTURES
PPTX
VLSIM11.pptx
PPTX
programmableasici-160912165934 ac and dc io
PPT
aet 402 lecture1.ppt vlsi CIRCUIT DESIGN
PPTX
Programmable asic i/o cells
PPTX
Advances in VLSI Chapter 6 Superbuffers
PPTX
My VLSI.pptx
PPT
Digital ic ajal crc
PPTX
cmoshssd-220105164535.pptx
PPTX
Transistor logic of vlsi subject for ece .pptx
TTL Driving CMOS - Digital Electronic Presentation ALA 2018
VLSI D PPT.pdf
Characteristics of cmos ic series
cmos design and analysis-UNIT1............
Bi cmos technology
Lecture 2 ic fabrication processing & wafer preparation
IC_Lectures_Updated.pdf
unit-1 vlsi-CMOS INVERTER ANALYSIS & DESIGN.ppt
120190675 - Hamada Hossam El abadla - Appendix A- 10-2-2023.pptx
CMOS LOGIC STRUCTURES
VLSIM11.pptx
programmableasici-160912165934 ac and dc io
aet 402 lecture1.ppt vlsi CIRCUIT DESIGN
Programmable asic i/o cells
Advances in VLSI Chapter 6 Superbuffers
My VLSI.pptx
Digital ic ajal crc
cmoshssd-220105164535.pptx
Transistor logic of vlsi subject for ece .pptx
Ad

More from PradeepYata1 (17)

PPTX
ESD Lecture-8U2.pptx Embedded systems- unit 2
PPTX
ESD Lecture-6-7-U2.pptx- Enbedded systems
PPTX
EMI-Unit1-L1-YP.pptx----------------------
PPT
ch3a-binary-numbers.ppt-BINARY SYSTEM---
PPTX
EMI UNIT II Lec-6-Oscillators and Singal Generators-yp.pptx
PPTX
EMI UNIT II -PART-2-Oscillators-signaal Genarators-YP.pptx
PPT
cmos technology-micrwind layout tool-demo.ppt
PPTX
EMI-Unit1-Lecture-13 UNIT 1EMI PPT........
PPTX
EMI-Unit1-Lecture-12--std version-UNIT-1-EMI
PPTX
EMI UNIT II -Signal Analyzers-yp 30-9-21.pptx
PPTX
EMI UNIT II -PART-2-Oscillators-Signal Genarators-YP.pptx
PPTX
VLSID unit-2 Scaling of mosfets -yp.pptx
PPTX
Zup/Zpd Ratio Determination -vlsi design.
PPTX
NMOS inverter Design and analysis unit 1...
PPTX
number system _ppt unit1.................
PPT
combinational logic -lecture chapter 2....
PPT
DIGITAL ELECTRONICS FOR IOT CSE STUDENTS
ESD Lecture-8U2.pptx Embedded systems- unit 2
ESD Lecture-6-7-U2.pptx- Enbedded systems
EMI-Unit1-L1-YP.pptx----------------------
ch3a-binary-numbers.ppt-BINARY SYSTEM---
EMI UNIT II Lec-6-Oscillators and Singal Generators-yp.pptx
EMI UNIT II -PART-2-Oscillators-signaal Genarators-YP.pptx
cmos technology-micrwind layout tool-demo.ppt
EMI-Unit1-Lecture-13 UNIT 1EMI PPT........
EMI-Unit1-Lecture-12--std version-UNIT-1-EMI
EMI UNIT II -Signal Analyzers-yp 30-9-21.pptx
EMI UNIT II -PART-2-Oscillators-Signal Genarators-YP.pptx
VLSID unit-2 Scaling of mosfets -yp.pptx
Zup/Zpd Ratio Determination -vlsi design.
NMOS inverter Design and analysis unit 1...
number system _ppt unit1.................
combinational logic -lecture chapter 2....
DIGITAL ELECTRONICS FOR IOT CSE STUDENTS
Ad

Recently uploaded (20)

PPTX
Real Estate Management PART 1.pptxFFFFFFFFFFFFF
PDF
Using Technology to Foster Innovative Teaching Practices (www.kiu.ac.ug)
PPT
Module_1_Lecture_1_Introduction_To_Automation_In_Production_Systems2023.ppt
PDF
Artificial Intelligence_ Basics .Artificial Intelligence_ Basics .
PPTX
chapter 1.pptx dotnet technology introduction
PDF
Performance, energy consumption and costs: a comparative analysis of automati...
DOCX
An investigation of the use of recycled crumb rubber as a partial replacement...
PPT
Programmable Logic Controller PLC and Industrial Automation
PDF
B461227.pdf American Journal of Multidisciplinary Research and Review
PPT
Comprehensive Java Training Deck - Advanced topics
PPTX
SC Robotics Team Safety Training Presentation
PPT
UNIT-I Machine Learning Essentials for 2nd years
PPTX
Module1.pptxrjkeieuekwkwoowkemehehehrjrjrj
PDF
V2500 Owner and Operatore Guide for Airbus
PDF
LS-6-Digital-Literacy (1) K12 CURRICULUM .pdf
PDF
Module 1 part 1.pdf engineering notes s7
PDF
THE PEDAGOGICAL NEXUS IN TEACHING ELECTRICITY CONCEPTS IN THE GRADE 9 NATURAL...
PPTX
Soft Skills Unit 2 Listening Speaking Reading Writing.pptx
PPTX
Wireless sensor networks (WSN) SRM unit 2
PPTX
INTERNET OF THINGS - EMBEDDED SYSTEMS AND INTERNET OF THINGS
Real Estate Management PART 1.pptxFFFFFFFFFFFFF
Using Technology to Foster Innovative Teaching Practices (www.kiu.ac.ug)
Module_1_Lecture_1_Introduction_To_Automation_In_Production_Systems2023.ppt
Artificial Intelligence_ Basics .Artificial Intelligence_ Basics .
chapter 1.pptx dotnet technology introduction
Performance, energy consumption and costs: a comparative analysis of automati...
An investigation of the use of recycled crumb rubber as a partial replacement...
Programmable Logic Controller PLC and Industrial Automation
B461227.pdf American Journal of Multidisciplinary Research and Review
Comprehensive Java Training Deck - Advanced topics
SC Robotics Team Safety Training Presentation
UNIT-I Machine Learning Essentials for 2nd years
Module1.pptxrjkeieuekwkwoowkemehehehrjrjrj
V2500 Owner and Operatore Guide for Airbus
LS-6-Digital-Literacy (1) K12 CURRICULUM .pdf
Module 1 part 1.pdf engineering notes s7
THE PEDAGOGICAL NEXUS IN TEACHING ELECTRICITY CONCEPTS IN THE GRADE 9 NATURAL...
Soft Skills Unit 2 Listening Speaking Reading Writing.pptx
Wireless sensor networks (WSN) SRM unit 2
INTERNET OF THINGS - EMBEDDED SYSTEMS AND INTERNET OF THINGS

Bicmos inverter-and latchup problem-u1 ppt

  • 1. DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING 1 SUBJECT: CMOS VLSI DESIGN III BTECH II SEM ECE By Y.Pradeep Associate Professor UNIT I Lecture-12 : BICMOS inverter Latch-up in CMOS ckts
  • 2. 2 CMOS technology Bipolar technology  Low static power dissipation  High power dissipation  High input impedance  (low drive current)  Low input impedance  (high drive current)  Scalable threshold voltage  Low voltage swing logic  High noise margin  Low noise margin  High packing density  Low packing density  High delay sensitivity to load  Low delay sensitivity to load  Low output drive current  High output drive current  Low Km (gm a V;n)  High Km (gm a evin)  Bidirectional capability  (drain_ and source are interchangeable)  Essentially unidirectional  • A near ideal switching device  • High f, at low currents
  • 3. 3 BiCMOS (Bipolar CMOS) is a semiconductor technology that combines bipolar and CMOS transistors into a single integrated circuit. This technology combines the best features of both technologies. Benefits of BiCMOS 1.Speed: BiCMOS offers better speed than CMOS. 2.Power dissipation: BiCMOS has lower power dissipation than bipolar, which makes it easier to design boards and packages. 3.Design flexibility: BiCMOS has more design flexibility than CMOS, which can lead to faster design cycles. 4.Analog performance: BiCMOS offers high performance analog. 5.I/O speed: BiCMOS offers improved I/O speed.
  • 4.  Wireless base stations,  Optical transceivers  Wireless terminals,  Automotive radars,  Instrumentation solutions,  Static RAMs,  Gate arrays,  Microprocessors 4
  • 6. 6 BICMOS inverter contd… • T1,T2 drives the o/p load. • CL is charged towards 5v-VBE of T2. • CL is charged towards 0v.               ON T ON T OFF T OFF T Vin 2 4 1 3 , 0                OFF T OFF T ON T ON T 5V, V 2 4 1 3 in
  • 7. 7 n-substrate p+ n+ n+ n+ p+ p+ n-well p-substrate Vss VDD Vout Vin Rwell Vsub Rsub Vwell Transient Current flow Latch-up – Generation of low impedance path between VDD and VSS due to the interaction of parasitic ‘pnp’ and ‘npn’ BJT’s.
  • 9. 9 Latch-up in CMOS ckts • Latch-up – Generation of low impedance path between VDD and VSS due to the interaction of parasitic ‘pnp’ and ‘npn’ BJT’s. • This is due to the transient current flow through the substrate when (i) Power up. (ii) External voltages are applied.
  • 10. 10 Latch-up in CMOS ckts contd… • Due to the transient current flow Vsub will raise which turns ‘ON’ the ‘npn’ transistor. • When ‘npn’ is ‘ON’ it pulls the current through the Rwell and lowers the Vwell value which turns ‘ON’ the ‘pnp’. VDD Rsub Rwell Vsub Vwell
  • 11. 11 Latch-up in CMOS ckts contd… • A +ve feedback is established causing a large current flow between VSS & VDD. • This large current flow continues until the power supply turned off or the power wires melt. VDD Rsub Rwell Vsub Vwell
  • 12. 12 Latch-up prevention • Use p+ guard rings connected to VSS around NMOS, n+ guard rings connected to VDD around PMOS to reduce Rwell, Rsub. • Place substrate and well contacts as close as possible to the source connections of MOS transistors to reduce Rwell, Rsub. • Reduce the gain of the parasitic transistors.